## **2015** Paper E2.1: Digital Electronics II- Solutions

- Q1 (a) This question tests students basic understanding of FPGA architecture and how to deal with simple timing and Verilog codes.
  - (i) 16-bit adder requires 16 LEs to implement; each already has an in-built D-FF. Therefore total required LEs = 16.

[2]

(ii) Total adder delay =  $16 \times 250$ ps. Worst-case delay is only dictated by the FF propagation delay and the setup time here. The hold time has no relevance. Therefore td(max) = 4ns + 80ps + 100ps. Maximum operating frequency of the 16-bit counter is: 1/(4.18ns) = 239MHz.

[3]

(iii)

```
module counter_16 (CLK, EN, CTR);
            CLK, EN;
                        // system_clock and enable signal
   input
   output
            CTR;
                        // counter output
         [15:0]
                  CTR:
                           // internal states
   initial CTR = 16'b0;
   always @ (posedge CLK)
      CTR <= CTR + EN;
                   // always
   end
endmodule
```

[3]

Digital Electronics II

- Q1 (b) This question tests students understanding of R-2R DAC converters.
  - (i) This part of the question is purely bookwork.

Resolution – the voltage step equivalent to one least significant bit change of the digital number. Assuming that the digital number is N-bits, then this is the same as Full-scale voltage / (2^N-1).

Linearity error – this is the maximum deviation of the output vs input characteristic from the linear line joining the maximum point with the minimum point.

Monotonic DAC – One that always goes up as the input number increases. Settling time – Time taken to reach final value as input changes.

Monotonic behaviour is most important in a control loop implementation using DAC. If the characteristic is not monotonic, the gain of the system may change sign, and could then cause the system to become unstable.

[2]

(ii) The currents and voltages are shown below.



[4]

Q1 c) (i) In one-hot encoding, each state is identified by one bit in the state code.

Therefore a N-bit state machine would require N flip flops. In binary state encoding, the binary number is used to represent the state code. Therefore a N-bit state machine would only need  $\lceil log_2 N \rceil$ , flip flops.

One-hot encoding is particularly suited to FPGA architecture because:

- Generally it has less combinational logic because state decoding is not required. FPGA LUTs can generally only implement simple Boolean equations with few variables. This fine-grain architecture matches the simpler logic well.
- 2) FPGAs LEs contains D-FF which makes the architecture FF rich. Hence having to use more FFs in one-hot encoded state machine generally does not consume more hardware resources since the FF comes free.

[3]

## (ii) The state diagram is:



[3]

The timing diagram is:



[2]

Q1 (d) This question tests students understanding memory addresses and address decoding.

(i)



[4]

## (iii) Enable signals are:

EN\_ROM\_1 = A15&A14&A13 EN\_ROM\_2 = A15&/A14 EN\_RAM = /A15 EN\_IO = A15&A14&/A13&A12&A11&A10&A9&A8&A7&A6&A5

[4]

## Q1 (e) This question tests student's ability to work out setup and hold timing constraints for generic circuit.

Note that the right FF is clock on the FALLING edge of the clock – hence clock period dictating timing is  $\frac{1}{2}$  T.

(i)



[3]

(ii)

Setup inequality:

$$t_p + t_{X_{max}} + t_s < t_{Y_{min}} + \frac{1}{2} T$$
  
 $\Rightarrow 2 + 3 + 2 < 0 + \frac{1}{2} T$   
 $\Rightarrow T > 14$ ns

[3]

(iii)

Hence 
$$T > 14$$
ns, fmax  $< 71.4$ MHz.

[2]

- Q2 This question tests student's understanding of the successive approximation algorithm, and how it could be applied to problems outside ADC.
  - (a) Bookwork students are expect to provide succinct description of the successive approximation algorithm compatible with the allocated marks (equivalent to 5 to 6 minutes).

[5]

(b) This absolutely straightforward:

```
module square (x, p);
input [3:0] x;
output [7:0] p;
multiplier MULT (x, p);
endmodule;
```

[2]

(c) This is similar to the design for a SAR ADC, except that the DAC and the analogue comparator are replaced by the squaring circuit and the digital comparator respectively as shown below. The SAR FSM design is exactly the same as the for the ADC design.



[15]

- (d) The progression for evaluation square root of P = 4'h65 cycle by cycle is:
  - 1. X[3:0] = 4'h8,  $X^2 = 8$ 'h40, HIGHER = true. Therefore keep X[3] = 1.
  - 2. X[3:0] = 4'hC,  $X^2 = 8$ 'h90, HIGHER = false. Therefore reset X[2] to 0.
  - 3. X[3:0] = 4'hA,  $X^2 = 8$ 'h64, HIGHER = true. Therefore keep X[1] = 1.
  - 4. X[3:0] = 4'hB,  $X^2 = 8$ 'h79, HIGHER = false. Therefore reset X[0] to 0.
  - 5. Final square root value is 4'hA.

[8]

- Q3 This question tests student's understanding of the serial peripheral interface, which is covered both through the lectures and the laboratory experiment.
  - (a) This is relatively straightforward:

```
// --- Submodule: Generate internal clock at 1 MHz ----
          clk_1MHz; // 1Mhz clock derived from 50MHz
ctr; // internal counter
red
reg [4:0]
parameter TIME CONSTANT = 5'd24; // change this for di
initial begin
                        // don't need to reset - don't car
// ... Initialise when FPGA is co
  clk_1MHz = 0;
   ctr = 5'b0;
end
always @ (posedge sysclk)
  if (ctr==0) begin
     ctr <= TIME CONSTANT;
     clk_1MHz <= -clk_1MHz; // toggle the output clock for
   end
  clse
    ctr <= ctr - 1'b1;
// ---- end internal clock generator ------
```

[5]

(b)

```
// ---- Detect posedge of load with a small state machine
// .... ff set on posedge of load
// .... reset when dac_cs goes high at the end of DAC output cycle
reg [1:0] sr_state;
parameter IDLZ = 2'b00, WAIT CSB FALL = 2'b01, WAIT CSB HIGH = 2'b10;
                             // set if a DAC write is detected
reg
             dac_start;
initial begin
sr_state = IDIE:
   dac_start = 1'b0; // set while sending data to DAC
always ( (posedge sysclk)
   CASE (ST_STATE)
      IDLE: if (load-1'h0) sr_state <= IDLE;
             else begin
    sr_state <= WAIT_CSB_FALL;</pre>
                dac_start <= 1'bl:
                end
      WAIT_CSB_FALL: if (dac_cs==!'bi) sr_state <= WAIT_CSB_FALL;
else sr_state <= WAIT_CSB_HIGH;
      WAIT_CSB_HIGH: if (dac_cs==1'b0) sr_state <= MAIT_CSB_HIGH;
             else begin
               sr_state <= IDLE:
                dac_start <= 1'b0;
                 end
      default: sr_state <= IDLE;</pre>
//---- End circuit to detect start and end of conversion
```

[10]

Digital Electronics II Page 16

(c) This part of the question tests student's understanding of how Verilog HDL is mapped to digital circuits.

